



# UM92870 Series

# Integrated DTMF Receiver

#### Features

- Full DTMF receiver in single 18-pin package
- Single 5-volt power supply
- Internal gain setting amplifier
- Adjustable guard time
- Built-in dial-tone filter

- Uses inexpensive 3.5795 MHz crystal
- CMOS for low power consumption
- Tristate outputs
- Early steering output

### General Description

The UM92870 is a complete DTMF receiver designed to detect standard DTMF signals. It includes a differential input amplifier, filter section, decoder section, and steering logic circuits. The differential input amplifier allows adjustment of gain and choice of input configuration. The filter section provides a dial tone filter for dial-tone rejection and separates

the dual-tone signal into low-group and high-group tones. The decoder decodes all 16 DTMF tone pairs into a four bit code. The steering logic circuits allow the designer to tailor system parameters such as talk-off and noise immunity. The UM92870 is packaged in 3 standard 18-pin DIP configurations and requires only a few external passive components.

## Pin Configurations





## **Block Diagram**



## Pin Description

| Pin No. | Symbol              | 1/0    | , D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | escription  | <del></del> |  |  |  |  |
|---------|---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|--|--|--|--|
| 1       | IN+                 | 1      | Non-inverting input of op-amp.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |             |  |  |  |  |
| 2       | IN-                 | ı      | Inverting input of op-amp.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |             |  |  |  |  |
| 3       | GS                  | 1      | Gain select. Gives access to output of front end differer amplifier for connection of feedback resistor.                                                                                                                                                                                                                                                                                                                                                                                |             |             |  |  |  |  |
| 4       | VREF                | 0      | Reference Voltage output. May be used to bias the inputs at midra VDD / 2.                                                                                                                                                                                                                                                                                                                                                                                                              |             |             |  |  |  |  |
| 5,6     | INH . B/ H ,<br>PDI | iji,ji | INH: DTMF signal control, When this pin is pulled high, detection of tone pairs containing the 1633Hz component is inhibited. To detect all 16 standard digits this pin must be pulled low.  B/ H̄: Digital output format control. When this pin is pulled low the UM92870 output is given in hexadecimal code. When input is high, output is in 2-of-8 binary code. Output codes are shown in Table 1.  PDI: power down input. To enter power down mode, this pin must be pulled high. |             |             |  |  |  |  |
|         |                     |        | UM92870A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pin No. 5,6 | INH,B/H     |  |  |  |  |
|         |                     |        | UM92870B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pin No. 5,6 | B/H, PDI    |  |  |  |  |
|         |                     |        | UM92870C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |             |  |  |  |  |



## Pin Description (Continued)

| Pin No. | Symbol  | 1/0 | Description                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|---------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7       | OSCI    | - 1 | Clock input.                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 8       | OSC2    | ı   | Clock output. A 3.5795 MHz crystal connected between OSC1 and OSC2 completes the oscillator circuit.                                                                                                                                                                                                                     |  |  |  |  |
| 9       | Vss     | 1   | Negative power supply input.                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 10      | TOE     | 1   | Three-state output enable. Logic high enables the output from C through Q4.                                                                                                                                                                                                                                              |  |  |  |  |
| 11 - 14 | Q1 - Q4 | . 0 | Three-state output. When enabled by TOE, provides the code which corresponds to the last valid tone-pair received. See Table 1.                                                                                                                                                                                          |  |  |  |  |
| 15      | StD     | 0   | Delayed steering output. Presents a logic high when a received tone-<br>pair has been registered and the output latch updated; returns to<br>logic low when the voltage on St/Gt falls below VTST.                                                                                                                       |  |  |  |  |
| 16      | ESt     | . 0 | Early steering output. Presents a logic high once the digital algorithm has detected a valid tone pair. Any subsequent loss of signal condition will cause ESt to return to a logic low.                                                                                                                                 |  |  |  |  |
| 17      | St/GT   | 1/0 | Steering input/guard time output (bi-directional). A voltage greater than VTST detected at St causes the device to register the detected tone pair and update the output latch. A voltage less than VTST output acts to reset the external steering time constant; its state is a function of ESt and the voltage on St. |  |  |  |  |
| 18      | VDD     | 1   | Positive power supply input.                                                                                                                                                                                                                                                                                             |  |  |  |  |



March Dir.

| Digit | TOE | Hexadecimal |    |    | Binary Coded 2 of 8 |    |    |            | Low Group | High Group        |                   |
|-------|-----|-------------|----|----|---------------------|----|----|------------|-----------|-------------------|-------------------|
|       |     | Q4          | Q3 | Q2 | Q1                  | Q4 | Q3 | <b>Q</b> 2 | Q1        | Frequency<br>(Hz) | Frequency<br>(Hz) |
| 1     | н   | 0           | 0  | 0  | 1                   | 0  | 0  | 0          | 0         | 697               | 1209              |
| 2     | н   | 0           | 0  | 1  | 0                   | 0  | 0  | 0          | 1         | 697               | 1336              |
| 3     | н   | 0           | 0  | 1  | 1                   | 0  | 0  | 1          | 0         | 697               | 1477              |
| 4     | н   | 0           | 1  | 0  | 0                   | 0  | 1  | 0          | 0         | 770               | 1209              |
| 5     | н   | 0           | 1  | 0  | 1                   | 0  | 1  | 0          | 1         | 770               | 1336              |
| 6     | н   | 0           | 1  | 1  | 0                   | 0  | 1  | 1          | 0         | 770               | 1477              |
| 7     | н   | 0           | 1  | 1  | 1                   | 1  | 0  | 0          | 0         | 852               | 1209              |
| 8     | н   | 1           | 0  | 0  | 0                   | 1  | 0  | 0          | ,         | 852               | 1336              |
| 9     | н   | 1           | 0  | 0  | 1                   | 1  | 0  | 1          | 0         | 852               | 1477              |
| 0     | Н   | 1           | 0  | 1  | 0                   | 1  | 1  | 0          | 1         | 941.              | 1336              |
| ٠     | н   | 1           | 0  | 1  | 1                   | 1  | 1  | 0          | 0         | 941               | 11-24/10/20       |
| #     | н   | 1           | 1  | 0  | 0                   | 1  | 1  | 1          | 0         | 941               | 1209              |
| Α     | Н   | 1           | 1  | 0  | 1                   | 0  | 0  | 1          | 1         | 697               | 1477              |
| В     | _ н | , 1         | 1  | 1  | 0                   | 0  | 1  | 1          | 1         | 770               | 1633              |
| С     | н   | 1           | 1  | 1  | 1                   | 1  | 0  | 1          | 1         | 852               | 1633              |
| D     | н   | 0           | 0  | 0  | 0                   | 1  | 1  | 1          | 1         |                   | 1633              |
| ANY   | L   | Z           | z  | z  | z                   | z  | Z  | Z          | z         | 941               | 1633              |

L = LOGIC LOW, H = LOGIC HIGH, Z = HIGH IMPEDANCE

Table 1. DTMF Signal Output Codes



#### **Function** Description

tid mot

PROJECT IS

Basin:

The UM92870 monolithic DTMF receiver offers small size, low power consumption and high performance. Its general operation is described as follows:

#### Differential Input Amplifier

To aid design flexibility, the UM92870 provides a differential input operational amplifier as well as a

bias source (VREF) which is used to bias the input at midrail. Adjustment of gain is achieved by connecting a feedback resistor to the op-amp output (GS). Figure 1 shows the differential configuration with the op-amp connected for unity gain and VREF biasing the input at Vob/2. Figure 2 shows the differential configuration, which permits the adjustment of gain with the feedback resistor, R5.



Figure 1. Single Ended Input Configuration

#### Filter Section

The differential input stage is followed by a low pass continuous RC active filter which performs an antialiasing function. Dial tone at 350Hz and 440Hz is then rejected by a third order switched capacitor notch filter.(See figure 3) The signal,still in its composite form, is then split into its individual high and low

Figure 2. Differential Input Configuration

frequency components by two sixth order switched capacitor bandpass filters. Each component tone is then smoothed by an output filter and squared up by a hard limiting comparator. If the original DTMF input signals are valid tones, then the outputs of the comparators will be two rectangular waves.